# Hardening application security with SGX

•••

Introductory Presentation, Master's Thesis
Operating Systems and Middleware Group, HPI

### Introduction



### Introduction



### **Overview**

Background

Related Work

#### My Thesis

- scope of thesis
- approaches
- case studies

### **Secure Remote Computing**

### Fully Homomorphic Encryption





### **Secure Remote Computing**



### **Trusted Computing**



### **Trusted Computing**



### **Software Attestation**





**TrustZone** 

**Windows** 

IUM

SGX

### **Commercial Solutions**

system split into normal and

secure worlds via bus signal

(incl. memory, peripherals)

software (hypervisor) based

secure memory enclaves

version of TrustZone

within process

entire secure

applications

enclave (security

sensitive part of

application)

stack

world software

| tech-<br>nology       | concept                                                                  | granularity                                      | тсв                                         | limitations                                                           | security                                                | # of<br>TEE |  |  |  |  |
|-----------------------|--------------------------------------------------------------------------|--------------------------------------------------|---------------------------------------------|-----------------------------------------------------------------------|---------------------------------------------------------|-------------|--|--|--|--|
| ТРМ                   | security module<br>(coprocessor) as root of<br>trust for measured launch | entire software<br>stack (BIOS, OS,<br>all apps) | entire software stack<br>+ hardware         | TPM is slow,<br>entire software stack<br>measured (delicate)          | system is in guaranteed state (remote attestation)      | 1           |  |  |  |  |
| Intel TXT,<br>AMD SVM | late loading of trusted app (requires TPM)                               | trusted app<br>(typically VMM)                   | trusted app<br>+ hardware<br>(+ loaded VMs) | late load is "expensive",<br>TPM is slow,<br>(entire VM still in TCB) | trusted app is in guaranteed state (remote attestation) | 1           |  |  |  |  |

secure world software

+ world switching SW

+ hardware

hypervisor

+ secure Kernel

enclave code

+ processor package

single secure world

limited to Windows.

isolation of secure apps

Hypervisor based,

licensing, security

issues

normal world cannot access

secure world boots first

no attestation, hypervisor

enclave is in guaranteed

state (remote attestation),

enclave memory is protected

n

enforces separation

secure world.

| Research Landscape: Enclaves (like SGX) |                 |                    |        |      |         |         |          |
|-----------------------------------------|-----------------|--------------------|--------|------|---------|---------|----------|
|                                         | HW <sup>1</sup> | VMM <sup>2</sup> - | attest | data | trusted | paralle | comments |

ation

Χ

Χ

4

Χ

Χ

based

Χ

Χ

SGX

CPU

 $TZ^3$ 

TPM

TPM

TPM

<sup>2</sup> virtual machine monitor / hypervisor

<sup>4</sup> possible, but not implemented

sealing

Χ

Χ

Χ

Χ

Χ

1/0

lism

Χ

Χ

Χ

CPU extensions, PAL memory encrypted in DRAM

PAL runs in secure execution mode (Intel TXT/AMD SVM way to

dynamically establish secure environment) -> slow/limited

secure kernel runs PALs (shared memory between PALs)

12

PALs and legacy each in own virtual guest memory

like SGX, but without DRAM encryption

no trusted I/O: don't want drivers in TCB

use cache-as-ram for secrets

.NET containers in secure world

provides virtual TPM to each PAL

like a software version of TrustZone

**SGX**<sup>a</sup>

**Oasis**<sup>b</sup>

**TLR**<sup>c</sup>

Flickerd

Fides<sup>f</sup>

<sup>3</sup> TrustZone

**TrustVisor**<sup>e</sup>

<sup>1</sup> hardware foundation

### Research Landscape: Applications (like IUM)

|         | HW <sup>1</sup> | VMM <sup>2</sup> -<br>based | attest<br>ation | data<br>sealing | trusted<br>I/O | paralle<br>lism | comments                                                                                         |
|---------|-----------------|-----------------------------|-----------------|-----------------|----------------|-----------------|--------------------------------------------------------------------------------------------------|
| GP TEE  | -               |                             |                 | X               | X              | Х               | reference model, maps well to TrustZone implementations exist for Android (Trustonic)            |
| Haven   | SGX             |                             | X               | X               |                | Х               | unmodified applications with library OS in enclave protects from lago attacks by OS              |
| InkTag  | -               | Х                           |                 |                 |                | Х               | trusted hypervisor monitors OS                                                                   |
| MiniBox | TPM             | Х                           | Х               | Х               |                | Х               | TrustVisor for entire application (also provides virtual TPM) adds sandbox: OS protected as well |

<sup>&</sup>lt;sup>1</sup> hardware foundation

<sup>&</sup>lt;sup>2</sup> virtual machine monitor / hypervisor

<sup>&</sup>lt;sup>3</sup> GlobalPlatform reference model for Trusted Execution Environments: describes TEE internal and external API for building trusted applications

### Research Landscape: Virtual Machines (like TPM/TXT)

|            | HW <sup>1</sup> | VMM <sup>2</sup> -<br>based | attest<br>ation  | data<br>sealing | trusted<br>I/O | paralle<br>lism | comments                                                                                                                                                      |
|------------|-----------------|-----------------------------|------------------|-----------------|----------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CloudVisor | TPM             | X                           | (X) <sup>3</sup> |                 |                | X               | small monitor underneath VMM (nested virtualization) enforces isolation                                                                                       |
| Nova       |                 | X                           |                  |                 |                | X               | μ-hypervisor built from scratch decomposed like kernel, principle of least privilege                                                                          |
| NoHype     | 4               | (X)                         |                  |                 | (X)            | Х               | static resource allocation: 1 VM per core, static memory slice<br>no hypervisor interaction while executing<br>needs hardware features that no product offers |
| vTPM       | TPM             | Х                           | Х                | X               |                | Х               | provide virtual TPM to each VM vTPM can be stored and migrated                                                                                                |

<sup>&</sup>lt;sup>1</sup> hardware foundation

<sup>&</sup>lt;sup>2</sup> virtual machine monitor / hypervisor

<sup>&</sup>lt;sup>3</sup> attestation only of CloudVisor monitor, not of individual VMs

<sup>&</sup>lt;sup>4</sup> hardware virtualization support by CPU (extended page tables, VMM ring -1), devices with virtualization support

### Intel SGX Programming Model



### Intel SGX

- instruction set extension (mostly microcode)
- OS schedules resources



### Intel SGX

- instruction set extension (mostly microcode)
- OS schedules resources
- orthogonal to existing virtualization
  - x86 privilege levels
  - virtual memory





### Intel SGX

- instruction set extension (mostly microcode)
- OS schedules resources
- orthogonal to existing virtualization
  - x86 privilege levels
  - virtual memory 0





### Intel SGX SDK

- C, C++
- interface: ecalls, ocalls
  - edl -> stub (pointer handling)
- no syscalls inside enclave

```
// demo.edl
enclave {
        trusted {
            void get_secret([out] secret_t* secret);
            void get_secret([user_check] secret_t* secret);
        };
        untrusted {
            void dump_secret([in] const secret_t* secret);
        };
};
```

### **Related Work**

- Secure Databases
- Applications secured with SGX
- Application Partitioning Design Space

### Secure Databases Design Space

#### encryption scheme

#### secure location

|              | non<br>homomorphic | partially<br>homomorphic | fully<br>homomorphic |  |  |
|--------------|--------------------|--------------------------|----------------------|--|--|
| -            |                    | CryptDB                  | ?                    |  |  |
| client       | Arx                | Monomi                   |                      |  |  |
| co-processor |                    | TrustedDB                |                      |  |  |
| FPGA         |                    | Cipherbase               |                      |  |  |
| SGX          | ?                  | ?                        |                      |  |  |

https://intelledger.github.io/introduction.html#proof-of-elapsed-time-poet Felix Schuster, Manuel Costa et al. "VC3: Trustworthy data analytics in the cloud using SGX". Stefan Brenner, Colin Wulf et al. "SecureKeeper: Confidential ZooKeeper using Intel SGX". Sergei Arnautov, Bohdan Trach et al. "SCONE: Secure linux containers with Intel SGX".

### **Intel SGX Applications**

- Proof of elapsed Time
  - Blockchain
- Microsoft VC3
  - Verifiable Confidential Cloud Computing
  - o in-band encrypted MapReduce
- Secure Zookeeper
- SCONE: Secure Linux Containers
  - user-level threading, syscall service workers
  - o musl libc, transparent shielding

### **Enclave Interface Design Space**



### **Application Separation Design Space**



a) whole application



b) separate functionality



c) separate secrets

### **Application Memory Management**



### Scope

- comparison of available solutions (qualitative)
- design decisions (SGX)
- case study (DBMS)

### Case Study: KissDB

- key value store
  - vanilla C
  - ~400 SLOC
  - test
- use case for SGX Lib <a href="https://github.com/ftes/sgx-lib">https://github.com/ftes/sgx-lib</a>
  - o rapid migration helper (libc shim)
- missing
  - attestation + secure communication
  - extract only security critical functionality into enclave?

### Case Study: KissDB







a) whole application

### Case Study: KissDB File

header

KDB2 number of hash-table entries key size (bytes) value size (bytes)

hash table page 1

hash offset

0

1
...
next page

key: 53, value: ...
key: 317, value: ...

data block 1

hash table page 2

data block 2

key: 704, value: ...

### **SQLite**

- 113K SLOC
- hardening approaches
  - Virtual Machine
  - User Defined Functions



### SQLite: Extracting the Virtual Machine



### **Conclusion**

- timeline
  - implementation completed
- if there was more time
  - implement SQLite approach
  - benchmarks
  - SGX + partially homomorphic encryption
  - attestation



## Backup

### Intel SGX Two Stage EPC Paging



### **Software Attestation Chain of Trust**



SGX Remote Attestation



### **TPM SRTM**



### **ARM TrustZone Access Control**



### **ARM TrustZone Worlds**



### **Secure Databases**



### **Security Features Overview**

| Attack                                      | TrustZone                                          | TPM                                        | TPM+TXT                                          | SGX                                               | XOM                                        | Aegis                                      | Bastion                                   | Ascend,<br>Phantom                         | Sanctum                                                       |
|---------------------------------------------|----------------------------------------------------|--------------------------------------------|--------------------------------------------------|---------------------------------------------------|--------------------------------------------|--------------------------------------------|-------------------------------------------|--------------------------------------------|---------------------------------------------------------------|
| Malicious<br>containers (direct<br>probing) | N/A (secure<br>world is trusted)                   |                                            | N/A (Does not allow concurrent containers)       | Access checks on<br>TLB misses                    | Identifier tag<br>checks                   | Security kernel separates containers       | Access checks<br>on each<br>memory access | OS separates containers                    | Access checks<br>on TLB misses                                |
| Malicious OS<br>(direct probing)            | Access checks<br>on TLB misses                     | N/A (OS<br>measured and<br>trusted)        | Host OS<br>preempted during<br>late launch       | Access checks on<br>TLB misses                    | OS has its own identifier                  | Security kernel measured and isolated      | Memory<br>encryption and<br>HMAC          | Х                                          | Access checks<br>on TLB misses                                |
| Malicious<br>hypervisor (direct<br>probing) | Access checks<br>on TLB misses                     | N/A (Hypervisor measured and trusted)      | Hypervisor<br>preempted during<br>late launch    | Access checks on<br>TLB misses                    | N/A (No<br>hypervisor<br>support)          | N/A (No<br>hypervisor<br>support)          | Hypervisor<br>measured and<br>trusted     | N/A (No<br>hypervisor<br>support)          | Access checks<br>on TLB misses                                |
| Malicious<br>firmware                       | N/A (firmware is<br>a part of the<br>secure world) | CPU microcode<br>measures PEI<br>firmware  | SINIT ACM signed<br>by Intel key and<br>measured | SMM handler is<br>subject to TLB<br>access checks | N/A (Firmware is not active after booting) | N/A (Firmware is not active after booting) | Hypervisor<br>measured after<br>boot      | N/A (Firmware is not active after booting) | Firmware is measured and trusted                              |
| Malicious<br>containers (cache<br>timing)   | N/A (secure<br>world is trusted)                   | N/A (Does not allow concurrent containers) | N/A (Does not allow concurrent containers)       | х                                                 | Х                                          | Х                                          | X                                         | Х                                          | Each enclave<br>its gets own<br>cache partition               |
| Malicious OS<br>(page fault<br>recording)   | Secure world<br>has own page<br>tables             | N/A (OS<br>measured and<br>trusted)        | Host OS<br>preempted during<br>late launch       | х                                                 | N/A (Paging not supported)                 | X                                          | X                                         | Х                                          | Per-enclave page tables                                       |
| Malicious OS<br>⊈cache timing)              | x                                                  | N/A (OS<br>measured and<br>trusted)        | Host OS<br>preempted during<br>late launch       | Х                                                 | х                                          | Х                                          | x                                         | X                                          | Non-enclave<br>software uses a<br>separate cache<br>partition |
| DMA from<br>malicious<br>peripheral         | On-chip bus<br>bounces secure<br>world accesses    | Х                                          | IOMMU bounces<br>DMA into TXT<br>memory range    | IOMMU bounces<br>DMA into PRM                     | Equivalent to physical DRAM access         | Equivalent to physical DRAM access         | Equivalent to physical DRAM access        | Equivalent to physical DRAM access         | MC bounces<br>DMA outside<br>allowed range                    |
| Physical DRAM read                          | Secure world<br>limited to on-<br>chip SRAM        | X                                          | x                                                | Undocumented memory encryption engine             | DRAM encryption                            | DRAM<br>encryption                         | DRAM<br>encryption                        | DRAM<br>encryption                         | X                                                             |
| Physical DRAM write                         | Secure world<br>limited to on-<br>chip SRAM        | Х                                          | x                                                | Undocumented memory encryption engine             | HMAC of address and data                   | HMAC of address, data, timestamp           | Merkle tree over<br>DRAM                  | HMAC of<br>address, data,<br>timestamp     | X                                                             |
| Physical DRAM rollback write                | Secure world<br>limited to on-<br>chip SRAM        | X                                          | x                                                | Undocumented memory encryption engine             | Х                                          | Merkle tree<br>over HMAC<br>timestamps     | Merkle tree over<br>DRAM                  | Merkle tree<br>over HMAC<br>timestamps     | X                                                             |
| Physical DRAM address reads                 | Secure world in<br>on-chip SRAM                    | X                                          | Х                                                | Х                                                 | Х                                          | X                                          | x                                         | ORAM                                       | x                                                             |
| Hardware TCB size                           | CPU chip<br>package                                | Motherboard<br>(CPU, TPM,<br>DRAM, buses)  | Motherboard<br>(CPU, TPM,<br>DRAM, buses)        | CPU chip package                                  | CPU chip<br>package                        | CPU chip<br>package                        | CPU chip<br>package                       | CPU chip package                           | CPU chip<br>package                                           |
| Software TCB size                           | Secure world<br>(firmware, OS,<br>application)     | All software on the computer               | SINIT ACM + VM<br>(OS, application)              | Application module<br>+ privileged<br>containers  | Application<br>module +<br>hypervisor      | Application<br>module +<br>security kernel | Application<br>module +<br>hypervisor     | Application process + trusted OS           | Application<br>module +<br>security monitor                   |